## Assembly III

**ECE 3710** 

# Cross country skiing is great if you live in a small country.

- Steven Wright



```
00000000 6808 label1 LDR R0,[R1]
00000002 F101 0104 ADD R1, #4
00000006 E7FB B label1
```

#### Cortex-M3 pipeline:

(three deep)





branch to address: 0xA+0b1111110110=0x0

```
00000000 6808 label1 LDR R0,[R3 00000002 F101 0104 ADD R1, #4 00000006 E7FB B label1
```

# Thumb2 instructions: 32-bit don't ask: 00000002 F1010104 ADD R1, #4



#### 32-bit Thumb is what we have assemblers for...

(if only it were plain ARM...)

#### special registers: program status register

(how to achieve conditional branching)



#### **APSR**

#### last operation:



'condition codes'

making use of APSR:

- 1.add {S} to instruction (later)
- 2. add {COND} to instruction (later)

3. cmp and B{COND}

a. if 
$$X==Y$$
,  $Z=1$ 

b. if 
$$X != Y, Z = 0$$

i.e. Z set to this

#### conditional branching

```
if R0 == R1
                  mov R0,#0xA; init R0
  goto label1;
                  mov R1,#0xB; init R1
else
                  cmp R0,R1 ;R0 ?= R1
  goto label2;
                  beq label1 ;if R0==R1
                  b label2 ;if R0!=R1
                  label1 ...
                         b END
                  label2 ...
syntax:
     B{COND} label
CMP Rn, <Operand2>
```

for condition flag must be

to be met

| {COND} | conditionals |      | tc |
|--------|--------------|------|----|
| Symbol | Condition    | Flag | 4  |

|              | Syllibol | Condition                         | i iag                           |
|--------------|----------|-----------------------------------|---------------------------------|
|              | EQ       | Equal                             | Z set                           |
|              | NE       | Not equal                         | Z clear                         |
|              | CS/HS    | Carry set/unsigned higher or same | C set                           |
| e.g.:<br>BNE | CC/LO    | Carry clear/unsigned lower        | C clear                         |
| <b>.</b> 8   | MI       | Minus/negative                    | N set                           |
| BNE'         | PL       | Plus/positive or zero             | N clear                         |
|              | VS       | Overflow                          | V set                           |
| BGE          | VC       | No overflow                       | V clear                         |
|              | HI       | Unsigned higher                   | C set and Z clear               |
|              | LS       | Unsigned lower or same            | C clear or Z set                |
| •            | GE       | Signed greater than or equal      | N set or V set, or              |
|              |          |                                   | N clear and V clear (N = $=$ V) |

| Symbol | Condition                 | Flag                                                                               |
|--------|---------------------------|------------------------------------------------------------------------------------|
| LT     | Signed less than          | N set and V clear, or N clear and V set (N!= V)                                    |
| GT     | Signed greater than       | Z clear, and either N set and V set, or<br>N clear and V clear $(Z == 0, N == V)$  |
| LE     | Signed less than or equal | Z set, or N set and V clear, or<br>N clear and V set $(Z == 1 \text{ or } N != V)$ |
| AL     | Always (unconditional)    | _                                                                                  |

note: cmp sets NZCV

#### conditional branching ——— loops

```
for(i=0;i<=100;i++)
  j++;
                     ; init i
  mov R0,#0
                    ;R0 ?= 100
  loop cmp R0,#100
                    ;R0 == 100
        beg exit
                    ;R0 != 100 so i++
        add R0,#1
        add R1,#1
                    ; j++
                    ;R0 != 100 so loop
        b loop
```

exit ...

note:

R0 := i and R1 := -

```
it's loopy, loopy, man
        O: c2asm
           int h = 12;
           int k = 34;
           for(int i=0;i++;i<h)
             for(int j=0;j++;j<i)
                k + = 56;
```

#### BLing is like a bungee branch (JMP)...you come back

```
00000000 F04F 0000 Start mov R0,#0
00000004 F000 F804 BL addone
00000008 F100 0009 add R0,#9
0000000C 4902 ldr R1,=theend
0000000E 4708 BX R1
00000010 F100 0001 addone add R0,#1
00000014 4770 BX LR
00000016 E7FE theend b theend
```

#### syntax:

00000004 F000 F804 00000008 F100 0009

BL addone add R0,#9

• • •

00000010 F100 0001 addone add R0,#1 00000014 4770 BX LR

Q: return to what?

A:

upon BL < label>:

LR := addr. of next instruction

e.g. LR=0x8=0b1000 | 1=0x9

actually: LR=<addr> | 1

(this means we stay in Thumb mode; |0 revert to ARM inst)

#### what about multiple BLs?

```
00000000 F04F 0000 Start mov R0,#0x0
                           BL add1 \leftarrow LR=0x9
00000004 F000 F803
00000008 F04F 000F
                           mov R0, \#0xF
000000C E7FE
                     loop b Loop
0000000E F100 0001 add1
                           add R0,#1
00000012 F000 F801
                           BL add2 ▼
                                        LR=0\times17
0000016 4770
                            BX LR
00000018 F100 0002 add2
                           add R0,#2
000001C 4770
                            BX LR
                                  no good, man
                                      (we be stuck)
```

what about multiple BLs?

solution:

every time we BL we store LR on the stack

### natural response, on learning about the stack:



#### why the stack?

structure: LIFO (last in first out) operations: push & pop



for: temporary data (you put it on, you take it off)

using the stack:

0. SP points to bottom of stack

I. push:

a.  $SP=SP-0\times4$ 

b. store word at SP

2. pop:

a. get word at SP

b. SP=SP+0x4



note: the stack grows down